Full-Chip Nanometer Routing Techniques

发布时间:2012-4-24 14:02    发布者:看门狗
关键词: 信号完整性 , 走线
Full-Chip Nanometer Routing Techniques
Series: Analog Circuits and Signal Processing
Ho, Tsung-Yi, Chang, Yao-Wen, Chen, Sao-Jie
2007, XIV, 102 p., Hardcover
ISBN: 978-1-4020-6194-3

About this book
As Moore's Law continues unencumbered into the nanometer era, chips are reaching 1000 M gates in size, process geometries have shrunk to 90 nm and below, and engineers have to face compounded design complexity with every new design. These nanometer-scale designs require a new generation of physics-aware and manufacturing-aware routing. At 90 nm and below, there are so many signal-integrity issues that design teams cannot manually correct them all. At 90 nm, wires account for nearly 75% of the total delay in a circuit. Even more insidious, however, is that among nearly 40% of these nets, more than 50% of their total net capacitance are attributed to the cross-coupling capacitance between neighboring signals. At this point a new design and optimization paradigm based on real wires is required. Nanometer routers must prevent and correct these effects on-the-fly in order to reach timing closure. From a manufacturability standpoint, nanometer routers must explicitly deal with the ever increasing design complexity, and be capable of adapting to the constraint requirements of timing, signal integrity, process antenna effect, and new interconnect architecture such as X-architecture.

In the nanometer era, we must look into new-generation routing technologies that combine high performance and capacity with the integration of congestion, timing, SI prevention, and DFM algorithms as the best means of getting to design closure quickly. In this book, we present a novel multilevel full-chip router, namely mSIGMA for SIGnal-integrity and MAnufacturability optimization. And these routing technologies will ensure faster time-to-market and time-to-profitability.

Written for:
Graduate level students and professionals in the area of physical design, Computer-Aided Design, VLSI design and digital design

Full-Chip Nanometer Routing Techniques.pdf (7.99 MB)
本文地址:https://www.eechina.com/thread-90715-1-1.html     【打印本页】

本站部分文章为转载或网友发布,目的在于传递和分享信息,并不代表本网赞同其观点和对其真实性负责;文章版权归原作者及原出处所有,如涉及作品内容、版权和其它问题,我们将根据著作权人的要求,第一时间更正或删除。
rinllow6 发表于 2012-4-24 23:07:03
谢谢!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
rinllow6 发表于 2012-4-26 12:20:59
谢谢!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
daizhi1970 发表于 2012-8-6 05:40:56
O(∩_∩)O谢谢
daizhi1970 发表于 2012-8-6 05:40:59
O(∩_∩)O谢谢
daizhi1970 发表于 2012-8-8 09:49:06
O(∩_∩)O谢谢
jimcmwang 发表于 2019-6-3 09:13:01
Full-Chip Nanometer Routing Techniques.pdf (7.99 MB, 下载次数: 13)
您需要登录后才可以发表评论 登录 | 立即注册

厂商推荐

相关视频

关于我们  -  服务条款  -  使用指南  -  站点地图  -  友情链接  -  联系我们
电子工程网 © 版权所有   京ICP备16069177号 | 京公网安备11010502021702
快速回复 返回顶部 返回列表