台积电 12-bit 64MHz 1.8V Pipeline ADC资料

发布时间:2012-6-15 15:45    发布者:看门狗
关键词: ADC
1. Features

· 12/10-bit Resolution (configurable)
· 64/32 MHz Conversion Rate
· 1.5Vpp Differential Input
· 1.8V ±10% Power Supply
· Power down capability
· Internal References Generator
· Power Dissipation: 40mW ±10% @ 32Ms/s
85mW ±10% @
64Ms/s
· Core Cell Area: <0.8mm2

2. General Description

The AD1264tg is a fully differential high-speed lowpower pipelined ADC core cell designed for TSMC 0.18um (sige) 3P6M + MiM CMOS technology using only standard CMOS process devices. The ADC architecture employs 11 multi-bit pipelined stages to achieve sampling rates above 64 MS/s with low power dissipation. Digital error correction is employed to reduce DNL errors.

The references voltages are internally generated from an external bandgap and are provided outside for decoupling purposes. It includes an adjustable bias current generation to minimize power dissipation at lower frequency operation.

A power down capability is included for extremely low power dissipation in stand-by mode. This ADC is suitable for applications requiring medium resolutions and high-speed conversion rates, such as video, imaging, data acquisition, high-speed data transmission and communications.

dwc_adc_12b_64mhz_tsmc180_100a.rar (2.25 MB)
本文地址:https://www.eechina.com/thread-92934-1-1.html     【打印本页】

本站部分文章为转载或网友发布,目的在于传递和分享信息,并不代表本网赞同其观点和对其真实性负责;文章版权归原作者及原出处所有,如涉及作品内容、版权和其它问题,我们将根据著作权人的要求,第一时间更正或删除。
daizhi1970 发表于 2012-8-3 08:54:48
O(∩_∩)O谢谢
daizhi1970 发表于 2012-8-3 08:54:57
O(∩_∩)O谢谢
daizhi1970 发表于 2012-8-3 08:55:06
O(∩_∩)O谢谢
liuyj610 发表于 2014-2-18 15:07:30
thanks
您需要登录后才可以发表评论 登录 | 立即注册

厂商推荐

相关视频

关于我们  -  服务条款  -  使用指南  -  站点地图  -  友情链接  -  联系我们
电子工程网 © 版权所有   京ICP备16069177号 | 京公网安备11010502021702
快速回复 返回顶部 返回列表